Please use this identifier to cite or link to this item:
http://archive.cmb.ac.lk:8080/xmlui/handle/70130/235
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Wijesinghe, W.A.S. | - |
dc.contributor.author | Jayananda, M.K. | - |
dc.contributor.author | Sonnadara, D.U.J. | - |
dc.date.accessioned | 2011-10-05T09:52:24Z | - |
dc.date.available | 2011-10-05T09:52:24Z | - |
dc.date.issued | 2010 | - |
dc.identifier.citation | Journal of National Science Foundation, 38 4 (2010) 213-218 | - |
dc.identifier.uri | http://archive.cmb.ac.lk:8080/xmlui/handle/70130/235 | - |
dc.description.abstract | This paper presents design considerations and performance in implementation of Diffusion-limited aggregation (DLA) process on a Xilinx Spartan 3 Field Programmable Gate Array (FPGA). The DLA cluster algorithm was implemented as a block RAM and two 32-bit Linear Feedback Shift Register random number generators in hardware. The complete design, written in VHDL and synthesized using Xilinx WebPACK 7.2 was downloaded to the Spartan 3 device for speed measurements. A 300% speed improvement compared to a software based implementation of the same algorithm was observed when the design was tested in a XC3S1000 FPGA operated with a 100 MHz clock. | en_US |
dc.language.iso | en | en_US |
dc.subject | Diffusion | en_US |
dc.subject | Field | en_US |
dc.subject | Gate Arrays | en_US |
dc.title | Simulation of Diffusion Limited Aggregation in Field Programmable Gate Arrays | en_US |
dc.type | Research abstract | en_US |
Appears in Collections: | Department of Physics |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Abstract 24.doc | 57.5 kB | Microsoft Word | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.